4/23/2021

EE371

# Lab 2 Report

# **Procedure**

This lab was compromised of three tasks. The first task was to design a project that implements a memory unit, or in this case, a RAM unit with a single port that provides the address for both read and write operations onto the FPGA board by specifying its structure in SystemVerilog code. The second task was to create a different type of RAM unit that has two ports. One port supplies the address for reading operations and the other port supplies the address for writing operations. To do this, we used the IP catalog function from the Quartus software to create a Verilog file that represents the dual port RAM. The third and final task was to design a FIFO from the ground up. A FIFO uses a memory module to store data when written into and output data when read from. This can be done by implementing both a FIFO module and a FIFO Control module to better control the behavior of the dual port RAM and the FIFO I designed. Overall, this lab was about understanding how to design RAM units in SystemVerilog and Verilog and learning about the different implementations of RAM into the FPGA between single and dual port RAMs.

#### Task #1

The first task was to design a single port RAM memory unit using SystemVerilog code, and then implementing it into the FPGA. My approach towards this task was rather simple. First, I needed to create a module for the RAM itself. We were given that the RAM must be of size 32x4, which means the RAM can fit 32 "words" that are 4 bits long each. Since this is a single port RAM unit, all we need is one input line for data, one input line for the single port address, and one input port for the writing enabler. All of these inputs should be synchronous with the clock, so I implemented my code in an "always\_ff" block. From here, the most important step is to create an intermediate logic that acts as the memory as shown in Figure 1. By manipulating this multi-dimensional array, we can both write into and read out of the RAM module. This intermediate logic is a multidimensional array that has 32, 4-bit data units which is sufficient for this task.

```
logic [3:0] memory_array [31:0];
```

Figure 1. Screenshot of multidimensional memory\_array

To actually implement this RAM unit, we have to code the functionalities within the "always\_ff" block. Since this is a single port RAM unit, we want to read the data within a specific address whenever we are at that address. The only time the input data is relevant is when the writing enabler is true, so there will be one if statement in the block allowing for the data at a specific address (or word location) to be rewritten. The "always\_ff" block is shown in Figure 2.

```
always_ff @(posedge clk) begin
    dataOut <= memory_array[address];
    if(write)
        memory_array[address] <= dataIn;
end</pre>
```

Figure 2. Reading and Writing from 32x4 Single-Port RAM Unit

After finishing the RAM module, I created the rest of the modules necessary to satisfy the requirements of the spec. I created a module that specifies what a HEX display should show given any 4-bit input. In this lab, every HEX display should display the hexadecimal value of the 4-bit input, so I made a module that implements this for any combination of the inputs shown in Figure 3.

```
module seg7hex (bcd, leds);
      input logic [3:0] bcd;
output logic [6:0] leds;
always_comb begin
          case (bcd)
          4'b0000: leds = 7'b1000000;
4'b0001: leds = 7'b1111001;
4'b0010: leds = 7'b0100100;
4'b0011: leds = 7'b0110000;
                      leds = 7'
                                    b0011001;
            'b0100:
                                    b0010010;
            'b0101:
                       leds = 7'
                                    b0000010;
             b0110:
                                    b1111000;
             'b0111:
                                    b0000000;
                       leds =
             b1000:
                                    b0010000;
             b1001:
                       leds =
                       leds = 7'
                                    b0001000;
             b1010:
                                    b0000011;
             b1011:
                       leds = 7'
leds = 7'
                                    b1000110;
             'b1100:
                                    b0100001;
                       leds =
             b1101:
             'b1110: leds = 7'b0000110;
'b1111: leds = 7'b0001110;
                                   b00000110;
           default: leds = 7'bx;
           endcase
      end
  endmodule
```

Figure 3. Converting 4-bit binary input into hexadecimal value onto a 7-segment display

Then, I created an organizer to help me organize the HEX displays. While this module is somewhat unnecessary, it helps me because it reduces the amount of code in the top-level DE1\_SoC module. It is easy to see that this module is for HEX displays, and I can see exactly what logic is represented by which HEX display. This is code is shown in appendix 1.C. After completing all of the modules, I tested the modules through ModelSim (see Task 1 in Results), and successfully implemented it into the FPGA board, completing task #1.

#### Task #2

In the second task we had to implement a dual-port memory by writing SystemVerilog code and using the IP-catalog tool from the Quartus Prime software to create a dual-port RAM module in Verilog. The first step to approach this task was creating the RAM module in Verilog and observing its inputs and outputs. To do this, I followed the instructions in the spec and created the ram32x4.v module in Verilog. Similar to task 1, some of the switches of the FPGA are the address bits. However, unlike task 1, this task has two address ports. The second address port, which is now the address for the reading operation, has to count up on its own. After creating the Verilog module for the RAM unit, I created a memory initialization file (MIF) to predetermine the values stored in each address. Then I created a counter module that will increment the reading address every clock cycle. The modules so far are relatively easy, especially since one of them was created using the IP catalog.

From here, we have every input and output necessary for the HEX displays, so similar to task 1, I created a module to organize what each HEX display will represent as shown in appendix 2.C. By combining all of the modules together, I created the dual-port RAM unit that works sufficiently in simulation. However, there was one issue when implementing my code onto the FPGA board. CLOCK\_50 is a 50 MHz clock, which is quite fast for the human eye. Thus, the read address will be incrementing too fast to demonstrate the capability of the dual-port RAM unit on the board. To resolve this issue, I implemented another module that slows down the clock only for the counter. To do this, I simply create a large array that fills up with the clock. Every time the array becomes full, it represents one clock cycle. Thus, the smaller the array, the closer it resembles CLOCK\_50, but the larger the array, the slower the clock will become. The code I used for this method is shown in Figure 4. For this simulation, I used an array size of 25 that represents a 0.75 Hz clock, or about one clock cycle every 1.3 seconds. This means the counter for the read address will increment every 1.3 seconds, making it much more manageable for the demonstration of my dual-port RAM unit on the FPGA board, successfully demonstrating the requirements for task 2.

```
| divided_clocks[0] = 25MHZ, [2] = 12.5MHZ, ... */
| [23] = 3HZ, [24] = 1.5MZ, [25] = 0.75HZ, ... */
| module_clock_divider_(clk, reset, divided_clocks);
| input_logic_clk, reset;
| output_logic_clk, reset;
| logic_clk, reset;
| logic_clk, reset;
| logic_clk, reset;
| logic_clk, reset;
| logic_cli, reset;
| logic_cli, reset;
| logic_clk, re
```

Figure 4. Code for clock divider

#### Task #3

For the third task we were tasked to design a FIFO from the ground up. A FIFO is a memory mechanism that uses a memory module to store data when written and outputs data when read from. A control module is used to organize this process. The main idea of a FIFO is that it is like a "queue" where when there is nothing written, it will not read, and when a certain number of words are written, it can only read those words in the order they were written and cannot read more than the number of words written into the queue. To approach this task, I had to split the work into two main modules. One for the FIFO itself, and one for the FIFO controller. The FIFO itself was quite simple since it is essentially just calling the FIFO controller module and the dual-port RAM module. The FIFO controller module was already called in the skeleton we received, so to call the RAM module, I had to use the IP catalog tool to create a 16x8 RAM in Verilog as requested by the spec. All I had to do was connect everything in the FIFO module between the RAM and the FIFO controller, and the FIFO module was done. The more difficult part of this task was to create the FIFO controller. To do this, I had to create an FSM that represents the overall process of the FIFO as shown in Figure 5.



Figure 5: Finite State Machine for Task 3. Inputs are read and write, respectively.

There are three main states in the FIFO. Empty, Full, and somewhere in between. When it is empty, the read operation should not do anything and the write operation must be done to leave this state. When it is full, the write operation should not do anything and the read operation must be done to leave this state. In the designing process of the FSM, I had to add extra signals to determine when the in between state should go to full or empty states. When the read address is one bit below the write address, it is "almost empty" and when the write address is one bit below the read address, it is "almost full". These signals will help transition between the in between states and the empty and full states. To implement this FSM in the FIFO controller module, I used a case statement. Similar to task 2, I used a counter to increment the addresses, but unlike task 2, I used the counter for both addresses. Also, I had to add a condition for the counter where it will only increment the respective addresses if they successfully read from or wrote into the RAM. The counters were called within the FIFO controller since the signals "almost full" and "almost empty" are determined by the addresses.

Now that both the FIFO and FIFO controller modules are done, it was time to put them together and display the necessary information onto the HEX displays as required by the lab spec. I used the same seg7hex module from Figure 3 to determine the hexadecimal value that should be displayed. After combining the FIFO, FIFO controller, and the displays, the simulation worked perfectly. However, similar to task 2, I ran into issues when attempting to demonstrate the FIFO behavior on the board. One issue was that the keys used to determine the write and read operations were being pressed more than once every key press. This is because CLOCK\_50 is too fast and will register many presses from one key press. To prevent this, I quickly added an input buffer module for each key. The input buffer is a great module for this task, since even if you press the key down and hold it down, it will only output true one time. This means you must press the key multiple times to register multiple outputs. A better look at this can be seen in the results task 3 section in Figure 20. After implementing the input buffer, the FIFO worked perfectly on the board, and I had no other issues. This task was completed and both the ModelSim simulation and FPGA board behavior were working as the lab spec requested.

### **Top-Level Diagrams**

Here are all of the top-level diagrams for each task.

# Task 1 Top Level Diagram:



Figure 6. Top Level Block Diagram for Task 1 DE1\_SoC



Figure 7. Top Level Block Diagram for Task 2 DE1\_SoC



Figure 8. Top Level Block Diagram for Task 3 DE1\_SoC

#### **Results**

#### Task #1

For the first task, I created a test bench for the RAM32\_4 module to test if the memory unit is working as intended. I tested a few cases where I write into an address and read from it later to see if it functioned. I also rewrote into the addresses to make sure it can be written into multiple times, and I also read addresses I did not write into to see if it was empty as it should be. These behaviors were all successful as shown in Figure 9. As seen, the contents written into each address while "write" was 1 are properly read when "write" is 0 and the address was revisited. Any locations without values written into outputted zeros as expected.



Figure 9. ModelSim Simulation for RAM32\_4 Module in Task 1

Then I created a module for the seg7hex module, to see if each 4-bit input corresponds to the correct hexadecimal value in the display as shown in Figure 10. Displays 0-F from 0000 to 1111, respectively. Simulation responded as expected.



Figure 10. ModelSim Simulation for seg7hex Module used in all tasks

I also created a testbench for the displayOrganizer module, to ensure the values are being displayed by the correct HEX displays as shown in Figure 11. The simulation corresponded to the expected results.

| Wave - Default             |                 |                                 |                                 |                                  |                                   |                                  |                      | <u>+</u>    |
|----------------------------|-----------------|---------------------------------|---------------------------------|----------------------------------|-----------------------------------|----------------------------------|----------------------|-------------|
| <b>\$</b> 1₹               | Msgs            |                                 |                                 |                                  |                                   |                                  |                      |             |
| ■ → address                | 01001           | (00000                          | 00010                           | 00101                            | (01010                            | (00110                           | 01001                |             |
| → dataOut                  | 0010            | 0110                            | 0101                            | 0111                             | (0000                             | (0001                            | 0010                 |             |
| <b>⊕</b> - <b>♦</b> dataIn | 0101            | 0001                            | 0011                            | 0010                             | (0110                             | (0111                            | 0101                 |             |
| ■                          | 1000000 0010000 | 1000000 1000000 1111001 0000010 | 1000000 0100100 0110000 0010010 | (1000000 0010010 0100100 1111000 | 1000000 000 1000 00000 10 1000000 | (1000000 0000010 1111000 1111001 | 1000000 0010000 0010 | 010 0100100 |
| <b>. . . . . . . . . .</b> | 1000000         | 1000000                         |                                 |                                  |                                   |                                  |                      |             |
| <b>.</b>                   |                 | 1000000                         | 0100100                         | 0010010                          | (0001000                          | (0000010                         | 0010000              |             |
| <b>□-</b> ◆ [1]            |                 | 1111001                         | 0110000                         | 0100100                          | (0000010                          | (1111000                         | 0010010              |             |
| <b>₫-</b> ◆ [0]            | 0100100         | 0000010                         | 0010010                         | 1111000                          | (1000000                          | (1111001                         | 0100100              |             |
| ľ                          |                 |                                 |                                 |                                  |                                   |                                  |                      |             |
|                            |                 |                                 |                                 |                                  |                                   |                                  |                      |             |
|                            |                 |                                 |                                 |                                  |                                   |                                  |                      |             |
|                            |                 |                                 |                                 |                                  |                                   |                                  |                      |             |
|                            |                 |                                 |                                 |                                  |                                   |                                  |                      |             |

Figure 11. ModelSim Simulation for displayOrgniazer module in Task 1

In series\_dffs, I simulated the effects of two flip flops in series, and this module was used to prevent metastability from mechanical switches and keys. The simulation can be seen in figure 12.



Figure 12. ModelSim Simulation for series\_dffs module used in all tasks

Lastly, I simulated the top-level entity, DE1\_SoC. This was a combination of all of the modules, and the RAM unit functioned as expected, similar to the testbench for the RAM32\_4 module. This time however, the outputs for the HEX displays are also visible and meet the expected results. For example, if the data read from an address was 1111, the HEX display should display an F. The simulation can be seen in Figure 13.



Figure 13. ModelSim Simulation for DE1\_SoC module for task 1

#### Task #2

In this task, I used the exact same seg7hex and series\_dffs module as task 1, so refer to Figure 10 and 12 for those simulations from this task.

The first simulation I would like to show is the simulation for the counter module. In this simulation, the most important thing to test for was what happened after the counter reached all 1's for each bit of the output. The module functioned as expected and reset to 0 after maximum capacity, which means the read address will increment from 0 to 11111 and then back to 0 again and start counting again. The total results of the simulation can be seen in Figure 14.



Figure 14. ModelSim Simulation for counter module in task 2

The next simulation I want to show is the clock divider module. The clock divider module is essentially just a counter, but I used the large array to "divide" the CLOCK\_50 50MHz clock. Every time the entire array is full, it will count as one clock cycle, so the larger the array, the slower the clock will be. This was necessary for my on-board demonstration, since CLOCK\_50

will increment the counter for the read address too quickly. The simulation for clock divider can be seen in Figure 15.



Figure 15. ModelSim Simulation for clock\_divider module in task 2

Similar to task 1, I made a display organizer module to organize all of my HEX displays. Figure 16 showcases how my inputs and outputs of the RAM are being represented with the correct HEX displays in the correct hexadecimal values.

| Wave - Default                |                 |                            |                |              | 3888                       |                            |                            |                            |  |  |  |  |  |  |  |  |  |
|-------------------------------|-----------------|----------------------------|----------------|--------------|----------------------------|----------------------------|----------------------------|----------------------------|--|--|--|--|--|--|--|--|--|
| <b>4</b> -                    | Msgs            |                            |                |              |                            |                            |                            |                            |  |  |  |  |  |  |  |  |  |
| <b>■</b> - <b>/</b> wraddress | 11111           | 00000                      | 11111          |              | 11000                      | (01010                     | 10101                      | 11011                      |  |  |  |  |  |  |  |  |  |
| <u>→</u> → → rdaddress        | 00010           | 00000                      | 00010          |              | 00110                      | (10001                     | 01100                      | 11111                      |  |  |  |  |  |  |  |  |  |
| <b>-</b>                      | 1110            | 0010                       | 1110           |              | 0110                       | (1011                      | 1111                       | 1010                       |  |  |  |  |  |  |  |  |  |
| ı                             | 0011            | 0001                       | 0011           |              | 1001                       | (1011                      | 0101                       | 1111                       |  |  |  |  |  |  |  |  |  |
| <b>⊑</b> - <b>♦</b> hexArray  | 1111001 0001110 | 1000000 1000000 1000000 10 | 1111001 000111 | 0 1000000 01 | 1111001 0000000 1000000 00 | 1000000 0001000 1111001 11 | 1111001 0010010 1000000 10 | 1111001 0000011 1111001 00 |  |  |  |  |  |  |  |  |  |
| <b></b>                       | 1111001         | 1000000                    | 1111001        |              |                            | (1000000                   | 1111001                    |                            |  |  |  |  |  |  |  |  |  |
| <b></b>                       | 0001110         | 1000000                    | 0001110        |              | 0000000                    | (0001000                   | 0010010                    | 0000011                    |  |  |  |  |  |  |  |  |  |
| <u>+</u> - <b>(</b> 3)        | 1000000         | 1000000                    |                |              |                            | (1111001                   | 1000000                    | 1111001                    |  |  |  |  |  |  |  |  |  |
| <u>+</u> - <b>(</b> 2]        | 0100100         | 1000000                    | 0100100        |              | 0000010                    | 1111001                    | 1000110                    | 0001110                    |  |  |  |  |  |  |  |  |  |
|                               |                 | 0100100                    | 0000110        |              | 0000010                    | (0000011                   | 0001110                    | 0001000                    |  |  |  |  |  |  |  |  |  |
| ( ⊕ → [0]                     | 0110000         | 1111001                    | 0110000        |              | 0010000                    | (0000011                   | 0010010                    | 0001110                    |  |  |  |  |  |  |  |  |  |
|                               |                 |                            |                |              |                            |                            |                            |                            |  |  |  |  |  |  |  |  |  |

Figure 16. ModelSim Simulation for displayOrganizer module in task 2

The next simulation was the for ram32x4 module that was generated by the IP catalog. Because it was in Verilog, it took some getting used to, but I was able to successfully test the functions of the dual-port RAM. I wrote a lot of data into many addresses, then read them all to make sure a read and write operation work properly. Then, I rewrote new values into a couple of addresses and read them to make sure the RAM can be rewritten in the same addresses. Then, I read random addresses I did not write into to see if the MIF file I made for this task was being read from properly. The simulation produced results I expected and they can be seen in Figure 17



Figure 17. ModelSim Simulation for ram32x4 Verilog module in task 2

Lastly, the DE1\_SoC top-level entity was simulated. For this simulation, I wanted to see if all of the MIF values would be read properly, then I rewrote a few of the values in a few of the addresses and reread the values from these addresses. Figure 18 shows the overall simulation as well as the zoom-ins of both of these cases.



Figure 18. ModelSim Simulation for DE1\_SoC module in task 2. Top is overall waveform, middle is zoom-in for reading the MIF file, and bottom is zoom-in for rewriting a few of the address values.

#### Task #3

In this task, I used the exact same seg7hex and series\_dffs module as task 1, so refer to Figure 10 and 12 for those simulations from this task.

The first simulation I would like to show is the counter module for task 3. Unlike task 2, the write and read addresses only increment when the FIFO control module tells it to, so an increment condition was added to the counter. The simulation went as expected and can be seen in Figure 19.



Figure 19. ModelSim Simulation for counter module in task 3

Next, I would like to show how the input buffer module works in simulation. The input buffer is designed so that when a key is pressed for longer than one clock cycle, it will only output true for one clock cycle. This behavior can be seen in Figure 20 with my successful simulation. You can see how when press is true for much longer than one clock cycle, it will only output true for one clock cycle. You can also see that when press is pressed for one clock cycle, it will still output true for one clock cycle.

|      |      |      | 511118 |      | + 3    |
|------|------|------|--------|------|--------|
| Msgs |      |      |        |      |        |
|      |      |      |        |      |        |
|      |      |      |        |      |        |
|      |      |      |        |      |        |
|      |      |      |        |      |        |
|      |      |      |        |      |        |
|      | Msgs | Mogs | Megs   | <br> | - milk |

Figure 20. ModelSim Simulation for input\_buffer module in task 3

The simulation for the FIFO Control was tricky, since I had to test situations when the FIFO is full, empty, when read and write are both one, and general behavior when the FIFO is neither full nor empty. In Figure 21, you can see the full simulation I did for the FIFO Control module. You can see that the simulation works properly and changes to full and empty when it should. Also, the state returns to empty when reset is true.



Figure 21. ModelSim Simulation for FIFO\_Control module in task 3

Similar to task 2, I had to create a dual-port RAM module using the IP catalog tool for a 16x8 RAM. This was also written in Verilog, but the simulation is nearly identical to the simulation from task 2. Instead of 32x4, this ram is 16x8, so I simply rewrote the data line so that there are 8 bits instead of 4, and the address line so that there are 4 bits instead of 5. The tests I did are the exact same as the ones I used in Figure 17. The overall simulation for the ram16x8 module can be seen in Figure 22 below.

| Wave - Default |          |      |       |       |       |       |       |       |          |       |       |       |       |       |       |       |          | = -   |          |      |       |       |          |  |
|----------------|----------|------|-------|-------|-------|-------|-------|-------|----------|-------|-------|-------|-------|-------|-------|-------|----------|-------|----------|------|-------|-------|----------|--|
| ù.             | Msgs     |      |       |       |       |       |       |       |          |       |       |       |       |       |       |       |          |       |          |      |       |       |          |  |
| 🔷 dock         | 1        |      |       |       |       |       |       |       |          |       |       |       |       |       |       |       |          |       |          |      |       |       |          |  |
| 📭 🔷 data       | 00000000 |      | 00000 | 11110 | 00001 | 10000 | 00000 | 00010 | 00000000 |       |       |       |       |       |       |       | 11111    | 01010 | 00000000 |      |       |       |          |  |
| 📭 🔷 rdaddress  | 0010     | (000 | o .   |       |       |       |       |       |          | 1100  | 0111  | 1001  | 0010  | 0100  | 0001  | 0000  |          |       |          | 1001 | 0010  | 1111  | 1110     |  |
| 🕶 🔷 wraddress  | 0000     |      | 0111  | 1001  | 0010  | 0100  | 0001  | 0000  |          |       |       |       |       |       |       |       | 1001     | 0010  | 0000     |      |       |       |          |  |
| wren           | 0        |      |       |       |       |       |       |       |          |       |       |       |       |       |       |       |          |       |          |      |       |       |          |  |
| <b>9-</b> ∳ q  | 11111111 | (000 | 00000 |       |       |       |       |       |          | 00010 | 00100 | 00000 | 11110 | 00001 | 10000 | 00000 | 00010000 |       |          |      | 11111 | 01010 | 00000000 |  |
|                |          |      |       |       |       |       |       |       |          |       |       |       |       |       |       |       |          |       |          |      |       |       |          |  |

Figure 22. ModelSim Simulation for ram16x8 Verilog module for task 3

The next simulation I would like to show is naturally the FIFO module. This combines the FIFO control module with the RAM I created using the IP catalog. A few variables from FIFO control module are shown for convenience, but the main point of this simulation was to see if the outputs of the FIFO module, empty, full, and the output data, output properly in the states I described in the FIFO control module (Figure 20). The overall simulation can be seen in Figure 23.



Figure 23. ModelSim Simulation for FIFO module in task 3

Lastly, the DE1\_SoC module combines all of the modules I created for this task. For this simulation, I tested the same situations as the FIFO, but observed if the HEX displays displayed the correct hexadecimal values. The simulation was successful and can be seen in Figure 24.



Figure 24. ModelSim Simulation for DE1\_SoC Module in task 3

### **Summary Conclusion**

The main goal of this project was to learn more about RAM units and implementing them into an FPGA board by coding them in SystemVerilog. We learned the difference between single and dual-port RAM units, and how a FIFO utilizes a dual-port RAM to make functions like a "queue" or controlling the dual-port RAM possible. This lab proved to be a challenge for me because of the new tool using the IP Catalog to create modules for the RAM units in tasks 2 and 3 in Verilog. I never coded in Verilog before, so creating the testbenches or even understanding the code that was generated was difficult. I was very excited when my task 3 project finally was working on the board. It took a lot of problem solving and looking at older material from both 271 and 371 to help me get through this lab.

Overall, my lab provided the results I wanted and I believe it is sufficient in covering the requirements of this lab. The special cases were covered for and the primary functions work perfectly.

### **Appendix**

#### **Used in ALL Tasks**

### 0.A) seg7hex.sv (code)

### 0.B) seg7hex.sv (testbench)

```
// seg7hex_testbench tests all of the cases of the 4-bit input bcd and tests to see if the output
// leds correspond to the hexadecimal value in the HEX display. The only thing to test for in this
// testbench is to go through all of the cases.

module seg7hex_testbench();
    logic [3:0] bcd;
    logic [6:0] leds;

seg7hex dut (.bcd, .leds);

initial begin
    bcd <= 4 'b0000; #10;
    bcd <= 4 'b0001; #10;
    bcd <= 4 'b0010; #10;
    bcd <= 4 'b0010; #10;
    bcd <= 4 'b0100; #10;
    bcd <= 4 'b0110; #10;
    bcd <= 4 'b0110; #10;
    bcd <= 4 'b0110; #10;
    bcd <= 4 'b1001; #10;
    bcd <= 4 'b1001; #10;
    bcd <= 4 'b1011; #10;
    bcd <= 4 'b1101; #10;
    bcd <= 4 'b1101; #10;
    bcd <= 4 'b1101; #10;
    bcd <= 4 'b1110; #10;
    bcd <= 4 'b1110; #10;
    bcd <= 4 'b1111; #10;
    stop;
end
endmodule</pre>
```

#### 0.C) series\_dffs (code)

#### 0.D) series\_dffs (testbench)

```
// series_dffs_testbench tests to see if the flip flops in series works properly even with multiple bit inputs
// I tested to see if different values will bug and output incorrectly

module series_dffs_testbench();
    logic [4:0] raw;
    logic [4:0] clean;

series_dffs #(.BITS(5)) dut (.clk, .reset, .raw, .clean);

parameter CLOCK_PERIOD=100;
    initial begin
        clk <= 0;
        forever #(CLOCK_PERIOD/2) clk <= ~clk; // Forever toggle the clock
end

initial begin
    reset <= 1;
        reset <= 0; raw <= 5'b00000; @(posedge clk);
        raw <= 5'b10111; @(posedge clk);
        raw <= 5'b10111; @(posedge clk);
        repeat(4) @(posedge clk);
        repeat(4) @(posedge clk);
end
endmodule</pre>
```

#### Task #1 Modules

#### 1.A) RAM32\_4.sv (code)

#### 1.B) RAM32 4.sv (testbench)

### 1.C) displayOrganizer.sv (code)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 1
// displayorganizer takes the 4-bit inputs dataIn and dataOut and the 5-bit input address and returns
// the 4, 7-bit outputs hexarray. The purpose of this module is to organize everything that needs to
// be displayorganizer (dataIn, address, dataOut, hexarray);
input logic [3:0] dataIn, dataOut;
input logic [4:0] address;
output logic [3:0][6:0] hexarray;

// seg7hex takes the 4-bit input with 3 bits of zeros + the 4th bit of the address
// to display the hexadecimal value onto the 4th value of hexarray, which corresponds
// to HEXS
seg7hex addr_dispt (.bcd({3'b000, address[4]}), .leds(hexarray[3]));
// seg7hex takes the 4-bit input which is the first 4 bits of address, and outputs
// the third value of the hexarray which corresponds to the 7-segment display HEX4
seg7hex takes the 4-bit input dataIn and outputs the second value of hexarray
// which corresponds to the 7-segment display HEX1
seg7hex takes the 4-bit input dataIn and outputs the second value of hexarray
// which corresponds to the 7-segment display HEX1
seg7hex takes the 4-bit input dataOut and outputs the first value of the hexarray
// which corresponds to the 7-segment display HEX1
seg7hex takes the 4-bit input dataOut and outputs the first value of the hexarray
// which corresponds to the 7-segment display HEX0
seg7hex dataIn_disp (.bcd(dataOut), .leds(hexarray[0]));
endmodule
```

#### 1.D) displayOrganizer.sv (testbench)

```
// displayOrganizer_testbench is a test to see if the 4-bit values dataIn and dataOut and
// the 5-bit value address all display onto the correct HEX display and display the correct
// hexadecimal value on those displays.

module displayOrganizer_testbench();
  logic [3:0] dataIn, dataOut;
  logic [4:0] address;
  logic [3:0] [6:0] hexArray;

displayOrganizer dut (.dataIn, .address, .dataOut, .hexArray);

initial begin
  dataIn <= 3'b001; dataOut <= 3'b110; address <= 4'b0000; #10;
  dataIn <= 3'b011; dataOut <= 3'b101; address <= 4'b0010; #10;
  dataIn <= 3'b110; dataOut <= 3'b111; address <= 4'b1010; #10;
  dataIn <= 3'b110; dataOut <= 3'b001; address <= 4'b1010; #10;
  dataIn <= 3'b111; dataOut <= 3'b001; address <= 4'b1010; #10;
  dataIn <= 3'b111; dataOut <= 3'b001; address <= 4'b1010; #10;
  dataIn <= 3'b101; dataOut <= 3'b010; address <= 4'b1001; #10;
  stop;
  end
endmodule</pre>
```

#### 1.E) DE1\_SoC.sv (code)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 1
// DE1_SOC takes a 1-bit input CLOCK_50, 4-bit input KEY, 10-bit input SW and returns the six, 7-bit outputs
// HEX5-HEX0. DE1_SOC combines all of the modules in Task 1 and uses HEX5, HEX4, HEX1, and HEX0 to display the
// values of the input and output data as well as the address.
module DE1_Soc (HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, KEY, SW, CLOCK_50);
  output logic [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5;
  input logic [3:0] KEY;
  input logic [9:0] SW;
  input logic CLOCK_50;
     assign HEX3 = 7'b1111111;
assign HEX1 = 7'b1111111;
      logic write;
logic [3:0] dataIn;
logic [4:0] address;
logic [3:0] dataOut;
     logic clkselect
//assign clkselect = ~KEY[0]; // for on-board simulation
assign clkselect = CLOCK_50; // for testbench
     logic reset; assign reset = \simKEY[3]; // reset key added only for the dffs
     // series_dffs has a 1-bit input clkSelect, reset, and SW[9] and ouptuts the 1-bit output
// write. This ensures SW[9] outputs a clean signal and prevents metastability using
// two flip-flops in series
     series\_dffs \ \#(.BITS(\frac{1}{2})) \ cleanWrite \ (.clk(clkSelect), \ .reset, \ .raw(SW[9]), \ .clean(write));
     // series_dffs has a 1-bit input clkSelect, reset, and 4-bit input SW[3:0] and ouptuts the 4-bit output // dataIn. This ensures SW[3:0] outputs a clean signal and prevents metastability using // two flip-flops in series
     series_dffs #(.BITS(4)) cleanData (.clk(clkSelect), .reset, .raw(SW[3:0]), .clean(dataIn));
     // series_dffs has a 1-bit input clkSelect, reset, and 5-bit input SW[8:4] and ouptuts the 5-bit output
// address. This ensures SW[8:4] outputs a clean signal and prevents metastability using
// two flip-flops in series
     series_dffs #(.BITS(5)) cleanAddr (.clk(clkSelect), .reset, .raw(SW[8:4]), .clean(address));
     // RAM32_4 has a 1-bit input clkSelect and write and 4-bit input dataIn and 5-bit input address and // outputs a 4-bit output dataOut
                                                    (.clk(clkSelect), .write, .dataIn, .address, .dataOut);
           displayorganizer takes the 4-bit inputs dataIn and dataOut and the 5-bit input address and outputs 4, 7-bit outputs from HEX5, HEX4, HEX2, and HEXO. This organizes the displays so that the respective HEX displays display the values of dataIn, dataOut, and address in hexadecimal values.
      // hexadecimal values.
displayOrganizer displays (.dataIn, .address, .dataOut, .hexArray({HEX5, HEX4, HEX2, HEX0}));
endmodule
```

#### 1.F) DE1 SoC.sv (testbench)

```
// DE1_Soc_testbench tests all of the expected and unexpected behavior of the single-port RAM unit
// In this simulation, I wrote into many address values, and read from those addresses. Then, I rewrote
// in a few of those addresses to test if it can be rewritten. Then, I read addresses that I did not write
// in a few of those addresses to test if it can be rewritten. Then, I read addresses that I did not write
// in a few of those addresses to test if it can be rewritten. Then, I read addresses that I did not write
// in a few of those addresses to test if it can be rewritten. Then, I read addresses that I did not write
// in a few of those addresses to test if it can be rewritten. Then, I read addresses. Then, I rewrote
// in a few of those addresses that I did not write
// in a few of those addresses that I did not write
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those addresses. Then, I rewrote
// in a few of those, I rewrote
// in a few of thos
```

#### Task #2 Modules

#### 2.A) clock divider.sv (code and testbench)

### 2.B) counter.sv (code and testbench)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 2
// counter takes the 1-bit inputs clk and reset and outputs the 5-bit output out. The // main purpose of this module is to increment the ouput variable by 1 every clock cycle
             module counter (clk, reset, out);
                   input logic clk, reset;
output logic [4:0] out;
                   // always_ff block where on reset the output will reset to zero,
// but otherwise increment by 1 every positive edge of the clock.
// when output reaches max capacity, it will naturally return to zero
// the next increment.
always_ff @(posedge clk) begin
if(reset)
    out <= '0;
else
    out <= out + 1;
end</pre>
          ₽
             end
endmodule
             // counter_testbench tests the expected and unexpected cases of this module. For this simulation,
// I tested what happens when the output "overflows" to see if it returns to zero and keeps counting.
// I also tested what happens when reset is true in the middle of counting.
             module counter_testbench();
  logic clk, reset;
  logic [4:0] out;
                    counter dut (.clk, .reset, .out);
                   parameter CLOCK_PERIOD=100;
initial begin
   clk <= 0;
   forever #(CLOCK_PERIOD/2) clk <= ~clk; // Forever toggle the clock</pre>
          Þ
                   //test to see if resetting in the middle of a count affects behavior
reset <= 1;           @(posedge clk);
reset <= 0; repeat(5)      @(posedge clk);</pre>
                          $stop;
            end end end
```

#### 2.C) displayOrganizer.sv (code and testbench)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 2
 // displayOrganizer takes the 4-bit inputs rdData and wrdata and the 5-bit inputs rdaddress and wraddress
// and returns 6, 7-bit outputs called hexArray. The purpose of this module is to organize everything that
// needs to be displayed onto the HEX displays.
module displayOrganizer (rdData, rdaddress, wrdata, wraddress, hexArray);
       input logic [3:0] rdData, wrdata;
input logic [4:0] rdaddress, wraddress;
output logic [5:0][6:0] hexArray;
       logic [3:0] rdaddrL, rdaddrR, wraddrL, wraddrR;
       // seg7hex takes the 4-bit input rdData and outputs the first value of hexArray
// which corresponds to the 7-segment display HEXO
seg7hex rdData_disp (.bcd(rdData), .leds(hexArray[0]));
       // seg7hex takes the 4-bit input wrdata and outputs the second value of hexArray
// which corresponds to the 7-segment display HEX1
seg7hex wrdata_disp (.bcd(wrdata), .leds(hexArray[1]));
       // seg7hex takes the 4-bit input which is the first 4 bits of rdaddress, and outputs
// the third value of the hexArray which corresponds to the 7-segment display HEX2
seg7hex rdaddrR_disp (.bcd(rdaddress[3:0]), .leds(hexArray[2]));
       // seg7hex takes the 4-bit input with 3 bits of zeros + the 5th bit of rdaddress
// to display the hexadecimal value onto the fourth value of hexArray, which corresponds
// to HEX3
       seg7hex rdaddrL_disp (.bcd({3'b000, rdaddress[4]}), .leds(hexArray[3]));
       // seg7hex takes the 4-bit input which is the first 4 bits of wraddress, and outputs // the fith value of the hexarray which corresponds to the 7-segment display HEX4 seg7hex wraddrR_disp (.bcd(wraddress[3:0]), .leds(hexarray[4]));
             seg7hex takes the 4-bit input with 3 bits of zeros + the 5th bit of wraddress to display the hexadecimal value onto the fourth value of hexarray, which corresponds
       seg7hex wraddrL_disp (.bcd({3'b000, wraddress[4]}), .leds(hexArray[5]));
endmodule
// displayOrganizer_testbench is a test to see if the 4-bit values rdData and wrdata and // the 5-bit values rdaddress and wraddress all display onto the correct HEX display and // display the correct hexadecimal value on those displays.
module displayOrganizer_testbench();
  logic [3:0] rdData, wrdata;
  logic [4:0] rdaddress, wraddress;
  logic [5:0][6:0] hexArray;
       displayOrganizer dut (.rdData, .rdaddress, .wrdata, .wraddress, .hexArray);
       initial begin
             rdData <= 4'b001; wrdata <= 4'b010; rdaddress <= 5'b00000; wraddress <= 5'b00000; #10; rdData <= 4'b011; wrdata <= 4'b1110; rdaddress <= 5'b00010; wraddress <= 5'b11111; #10; rdData <= 4'b1001; wrdata <= 4'b1010; rdaddress <= 5'b0110; wraddress <= 5'b11000; #10; rdData <= 4'b1011; wrdata <= 4'b1011; rdaddress <= 5'b10001; wraddress <= 5'b01010; rdData <= 4'b1011; wrdata <= 4'b1011; rdaddress <= 5'b01100; wraddress <= 5'b11011; #10; rdData <= 4'b1011; wrdata <= 4'b1010; rdData <= 5'b11111; wrdata <= 4'b1010; rdaddress <= 5'b11111; wraddress <= 5'b11111; wraddress <= 5'b11011; #10;
       end
endmodule
```

### 2.D) ram32x4.v (code)

```
// synopsys translate_off
timescale 1 ps / 1 ps
// synopsys translate_on
⊟module ram32x4 (
clock,
  45
46
47
48
                           data,
rdaddress,
  49
50
51
52
53
54
55
56
57
58
60
61
                           wraddress,
                           wren,
                           q);
                    input clock;
input [3:0] data;
input [4:0] rdaddress;
input [4:0] wraddress;
input wren;
output [3:0] q;
'ifndef ALTERA_RESERVED_QIS
// symposys translate off
                      // synopsys translate_off
endif
                          tri1
                     tri0 wren;
`ifndef ALTERA_RESERVED_QIS
// synopsys translate_on
`endif
   62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
80
81
82
83
84
85
86
87
                                                clock:
                           wire [3:0] sub_wire0;
wire [3:0] q = sub_wire0[3:0];
                                                 am altsyncram_component
.address_a (wraddress),
.address_b (rdaddress),
.clock0 (clock),
.data_a (data),
.wren_a (wren),
.q_b (sub_wire0),
.aclr0 (1'b0),
.adlr1 (1'b0),
.addressstall_b (1'b0),
.addressstall_b (1'b0),
.byteena_b (1'b1),
.clock1 (1'b1),
.clocken0 (1'b1),
.clocken1 (1'b1),
.clocken2 (1'b1),
.clocken3 (1'b1),
.clocken3 (1'b1),
.clocken3 (1'b1),
.clocken3 (1'b1),
.eccstatus (),
.ea (),
                           altsyncram altsyncram_component (
88
89
90
91
92
93
94
95
96
97
98
99
100
101
                                                   .q_a (),
.rden_a (1'b1),
.rden_b (1'b1),
.wren_b (1'b0));
                           defparam
                                  fparam
altsyncram_component.address_aclr_b = "NONE",
altsyncram_component.address_reg_b = "CLOCKO",
altsyncram_component.clock_enable_input_a = "BYPASS",
altsyncram_component.clock_enable_input_b = "BYPASS",
altsyncram_component.clock_enable_output_b = "BYPASS",
altsyncram_component.init_file = "ram32x4.mif",
altsyncram_component.intended_device_family = "Cyclone V",
altsyncram_component.lpm_type = "altsyncram",
altsyncram_component.numwords_a = 32,
altsyncram_component.numwords_b = 32.
103
104
105
                                    altsyncram_component.numwords_b = 32,
                                altsyncram_component.operation_mode = "DUAL_PORT",
altsyncram_component.outdata_aclr_b = "NONE",
altsyncram_component.outdata_reg_b = "UNREGISTERED",
altsyncram_component.power_up_uninitialized = "FALSE",
                                altsyncram_component.power_up_uninitialized =
altsyncram_component.ram_block_type = "M10K",
                                 altsyncram_component.read_during_write_mode_mixed_ports = "DONT_CARE",
                                 altsyncram_component.widthad_a = 5,
                                 altsyncram_component.widthad_b = 5,
                                 altsyncram_component.width_a = 4,
                                 altsyncram_component.width_b = 4,
                                 altsyncram_component.width_byteena_a = 1;
             endmodule
```

### 2.E) ram32x4.v (testbench)

### 2.F) DE1\_SoC.sv (code)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 2
                 // DEI_SOC takes a 1-bit input CLOCK_50, 4-bit input KEY, 10-bit input SW and returns the six, 7-bit outputs
// HEXS-HEX0. DEI_SOC combines all of the modules in Task 2 and uses HEXS-HEX0 to display the values of the
// read and write data and read and write addresses in hexadecimal values. A counter is implemented to increment
// the read address.
module DE1_SOC (HEXO, HEX1, HEX2, HEX3, HEX4, HEX5, KEY, SW, CLOCK_50);
                       output logic [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5; input logic [3:0] KEY; input logic [9:0] SW; input logic CLOCK_50;
                       ⊟
                        logic clkSelect; // for easy switching between clocks
assign clkSelect = CLOCK_50; // for simulation
//assign clkSelect = div_clk[25]; // for board
                       logic [4:0] rdaddress;
logic [3:0] rdData;
logic [4:0] writeAddr;
logic [3:0] dataIn;
logic wren;
                        // series_dffs has a 1-bit input CLOCK_50, KEY[0], and 5-bit input Sw[8:4] and ouptuts the 5-bit output witeAddr. This ensures Sw[8:4] outputs a clean signal and prevents metastability using two flip-flops in series series_dffs #(.BITS(5)) clean(writeAddr));
                       // series_dffs has a 1-bit input CLOCK_50, KEY[0], and 4-bit input SW[3:0] and ouptuts the 4-bit output
// dataIn. This ensures SW[3:0] outputs a clean signal and prevents metastability using
// two flip-flops in series
series_dffs #(.BITS(4)) cleanData (.clk(CLOCK_50), .reset(~KEY[0]), .raw(SW[3:0]), .clean(dataIn));
                       // series_dffs has a 1-bit input CLOCK_50, KEY[0], and KEY[3] and ouptuts the 1-bit output
// wren. This ensures SW[9] outputs a clean signal and prevents metastability using two flip-flops in series
series_dffs #(.BITS(1)) cleanwren (.clk(CLOCK_50), .reset(~KEY[0]), .raw(~KEY[3]), .clean(wren));
                       // counter uses the 1-bit inputs clkSelect and KEY[0] and outputs the 5-bit output rdaddress.
// the purpose of this module is to increment the read address
counter readAddr (.clk(clkSelect), .reset(~KEY[0]), .out(rdaddress));
                       // ram32x4 is a verilog file that uses 1-bit input CLOCK_50, 4-bit input dataIn, 5-bit inputs rdaddress and wraddress, // and 1-bit input wren to output the 4-bit output rdoata. The purpose of this module is that it is the 32x4 dual-port // RAM that the IP catalog generated and is the core of this task ram32x4 ram (.clock(CLOCK_50), .data(dataIn), .rdaddress, .wraddress(Sw[8:4]), .wren, .q(rdData));
                       // displayorganizer takes the 4-bit inputs rdData and wrdata, and the 5-bit inputs rdaddress and wraddress and outputs // 6, 7-bit outputs HEX5-HEXO. The purpose of this module is to organize the displays so that the inputs will be displayed // in their respective HEX displays and the proper hexadecimal values will be displayed displayorganizer displays (.rdData, .rdaddress, .wrdata(dataIn), .wraddress(Sw[8.4]), .hexArray({HEX5, HEX4, HEX3, HEX2, HEX1, HEX0}));
         endmodule
```

### 2.G) DE1\_SoC.sv (testbench)

#### Task #3 Modules

#### 3.A) counter.sv (code and testbench)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 3
23456789011234567890122345678901233456789041423445678905555555555661
              // counter takes the 1-bit inputs clk, reset and incr and outputs the 5-bit output out. The
// main purpose of this module is to increment the ouput variable by 1 every clock cycle only
// when incr is true. If incr is not true, the count will not increment the output.
              module counter #(parameter DEPTH = 4) (clk, reset, incr, out);
                     input logic clk, reset, incr;
output logic [DEPTH-1:0] out;
                     // always_ff block where on reset the output will reset to zero,
// but otherwise increment by 1 every positive edge of the clock so
// long as incr is true. If incr is not true, out will not increment
// when output reaches max capacity, it will naturally return to zero
                    // when output reaches max caps
// the next increment.
always_ff @(posedge clk) begin
if(reset)
   out <= '0;
else if(incr)
   out <= out + 1'b1;
else</pre>
          else
out <= out;
                     end
              endmodule
              // counter_testbench tests the expected and unexpected cases of this module. For this simulation,
// I tested what happens when the output "overflows" to see if it returns to zero and keeps counting.
// I also tested what happens when reset is true in the middle of counting. I also tested if counter
// does not count when incr is not true.
              module counter_testbench();
                    logic clk, reset, incr;
logic [3:0] out;
                     counter dut (.clk, .reset, .incr, .out);
                     parameter CLOCK_PERIOD=100;
                     parameter CCCK_FERIOD_100,
initial begin
clk <= 0;
forever #(CLOCK_PERIOD/2) clk <= ~clk; // Forever toggle the clock
                    ₽
                           //test to see if counter does not move when incr is 0;
    incr <= 0; repeat(5) @(posedge clk);</pre>
                            //test to see if resetting in the middle of a count affects behavior
reset <= 1; incr <= 1;  @(posedge clk);
reset <= 0;  repeat(5)  @(posedge clk);</pre>
              endmodule
```

# 3.B) input\_buffer.sv (code and testbench)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 3
     // input_buffer takes the 1-bit input clk, reset, and press and outputs the 1-bit output
// out. The purpose of this module is to prevent keys on the FPGA board from outputting
// more than once in one press.
   module input_buffer(clk, reset, press, out);
  input logic clk, reset, press;
  output logic out;
  logic PS, NS;
           // this always_comb block is used to determine when out should be true.
// the next state is determined by press, so only the first time when
// ps is not press will out be true when press is true. So long as
// press stays true, the present state from then on will be press,
// making out = 0
always_comb begin
NS = press;
out = (~PS & press);
end
           // This always_ff block is used to reset the present state of the FSM to 0 when reset is true,
// and to update the present state to the next state every positive edge of the clock otherwise.
always_ff @(posedge clk) begin
    if(reset)
        PS <= 0;
also</pre>
else
PS <= NS;
    endmodule
     // input_buffer_testbench tests every case this module can face. When press is true for over 10 clock cycles,
// when press is true for 5 clock cycles, and when press is true for 1 clock cycle. For every case, out should
// only be true for one clock cycle.
    module input_buffer_testbench();
  logic clk, reset, press;
  logic out;
             input_buffer dut (.clk, .reset, .press, .out);
           parameter CLOCK_PERIOD=100;
initial begin
   clk <= 1 b0;
   forever #(CLOCK_PERIOD/2) clk <= ~clk;
end
           initial begin
ē
                    reset <= 1;

reset <= 0; press <= 0;

press <= 1; repeat(10)

press <= 0;

press <= 0; repeat(3)

@(posedge clk);

@(posedge clk);

@(posedge clk);

@(posedge clk);

@(posedge clk);

@(posedge clk);
            $stop;
end
    endmodule
```

```
`timescale 1 ps / 1 ps
// synopsys translate_on
⊟module ram16x8 (
    44
45
    46
                                      clock,
                                     data,
rdaddress,
    47
    48
49
                                      wraddress,
    50
51
52
53
54
55
56
57
58
60
61
62
                                     wren,
                                      q);
                                      input clock;
input [7:0] d
input [3:0] r
input [3:0] w
                                                                                  data;
                                                                                  rdaddress;
                                                                                  wraddress;
                             input wren;
output [7:0] q;
ifndef ALTERA_RESERVED_QIS
                           // synopsys translate_off
`endif
                                     tri1
tri0
                                                                  clock;
     63
                                                                 wren;
    64
65
66
67
68
                               ifndef ALTERA_RESERVED_QIS
                           // synopsys translate_on
`endif
                                     wire [7:0] sub_wire0;
wire [7:0] q = sub_wire0[7:0];
    69
70
71
72
73
74
75
76
77
78
79
80
                                                                   am altsyncram_component
.address_a (wraddress),
.address_b (rdaddress),
.clock0 (clock),
.data_a (data),
.wren_a (wren),
.q_b (sub_wire0),
.aclr0 (1'b0),
.aclr1 (1'b0),
.addressstall_a (1'b0),
.addressstall_b (1'b0),
.byteena_a (1'b1),
.byteena_b (1'b1),
.clock1 (1'b1),
.clocken0 (1'b1),
.clocken1 (1'b1),
.clocken3 (1'b1)
                                     altsyncram
                                                                              altsyncram_component (
     81
    82
83
     85
    86
87
     88
     89
     90
                                                                     .q_a (),
.rden_a (1'b1),
.rden_b (1'b1),
.wren_b (1'b0));
     91
     92
    93
94
95
                                      defparam
                                               fparam
    altsyncram_component.address_aclr_b = "NONE",
    altsyncram_component.address_reg_b = "CLOCKO",
    altsyncram_component.clock_enable_input_a = "BYPASS",
    altsyncram_component.clock_enable_input_b = "BYPASS",
    altsyncram_component.clock_enable_output_b = "BYPASS",
    altsyncram_component.init_file = "ram16x8.mif",
    altsyncram_component.intended_device_family = "Cyclone V",
    altsyncram_component.lpm_type = "altsyncram",
    altsyncram_component.numwords_a = 16,
    altsyncram_component.numwords_b = 16,
    96
97
    98
99
 100
 101
 102
 103
104
105
                                                altsyncram_component.numwords_b = 16,
                                                altsyncram_component.operation_mode = "DUAL_PORT", altsyncram_component.outdata_aclr_b = "NONE",
106
107
                                   altsyncram_component.operation_mode = "DUAL_PORT",
altsyncram_component.outdata_aclr_b = "NONE",
altsyncram_component.outdata_reg_b = "UNREGISTERED"
                                   altsyncram_component.outdata_leg_b = ONREDISTERED,
altsyncram_component.power_up_uninitialized = "FALSE",
altsyncram_component.ram_block_type = "MIOK",
altsyncram_component.widthad_a = 4,
altsyncram_component.widthad_a = 4,
altsyncram_component.widthad_b = 4,
altsyncram_component.widthad_a = 2,
                                   altsyncram_component.width_a = 8,
altsyncram_component.width_b = 8,
altsyncram_component.width_byteena_a = 1;
             endmodule
```

#### 3.D) ram16x8.v (testbench)

```
// ramL6x8_testbench tests both the expected and unexpected cases for this module. In this simulation,
    I tested writing into many modules and then reading from the same addresses I wrote into. Then,
    I tried rewriting into some of those addresses and rereading to see if they can be overwritten more
    than one time. Then, I tried reading addresses I did not touch to see if it reads from the MIF file or
    initialized to zero when unwritten.

**Timescale 1 ps / 1 ps
module ramL6x8_testbench();
    reg [7:0] data;
    reg [7:0] data;
    reg [7:0] data;
    reg [7:0] wraddress;
    reg [7:0] wraddress;
    reg [7:0] readdress;
    reg [7:0] readdress (radddress), .wraddress(wraddress), .wren(wren), .q(q));
    parameter CLOCK_PERIOD=100;
    initial begin

        //test writing operation
        rdddress <= 4*b0000;
        rdata <= 8*b0000000; wraddress <= 4*b010; wren <= 1; @(posedge clock);
        data <= 8*b0000000; wraddress <= 4*b010; wren <= 1; @(posedge clock);
        data <= 8*b0000000; wraddress <= 4*b000; wren <= 1; @(posedge clock);
        rdddress <= 4*b000; wraddress <= 4*b000; wren <= 1; @(posedge clock);
        rdaddress <= 4*b010; @(posedge clock);
        r
```

#### 3.E) FIFO Control.sv (code)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 3
  // FIFO_Control takes the 1-bit inputs clk, reset, read, and write and outputs the 1-bit outputs wr_en, empty and full // and outputs the variable-bit outputs readAddr and writeAddr. In this lab, these values are set to 4 bits since the // global parameter depth is set to 4. The purpose of this module is to control the overall behavior of the FIFO and // keep things organized The FIFO_Control makes sure the FIFO behaves a certain way when it is full or empty, and allows // for data to be written into or read from the RAM.
                   module FIFO_Control #(parameter depth = 4)(clk, reset, read, write, wr_en, empty, full, readAddr, writeAddr);
                           input logic clk, reset;
input logic read, write;
output logic wr_en;
output logic empty, full;
output logic [depth-1:0] readAddr, writeAddr;
                           logic almost_empty, almost_full;
logic readIncr, writeIncr;
                           assign almost_empty = (writeAddr == readAddr + 1'b1);
assign almost_full = (readAddr == writeAddr + 1'b1);
assign wr_en = (write & ~full);
                           counter rdaddr (.clk, .reset, .incr(readIncr), .out(readAddr));
counter wraddr (.clk, .reset, .incr(writeIncr), .out(writeAddr));
                          // this always_comb block implements the finite state machine I made for the FIFo_Control module // Depending on the values of read, write, almost_empty, and almost_full, the states will transition // between isEmpty, isBetween, and isFull accordingly. Depending on the situation, the increment conditions // for the read and write addresses will also change. The 1-bit outputs empty and full depend on the current state // the FIFO is in enum {isEmpty, isFull, isBetween} ps, ns; always_comb begin case(ps)
               isBetween: begin

writeIncr = 0;
readIncr = 0;
empty = 0;
full = 0;
if(read & !write & almost_empty) begin
readIncr = 1;
ns = isEmpty;
end else if(!read & write & almost_full) begin
writeIncr = 1;
ns = isFull;
end else if(read & !write) begin
readIncr = 1;
ns = isFull;
end else if(read & !write) begin
readIncr = 1;
ns = isBetween:
                                   Ė
 if(read & !write & almost_empty) begin
  readIncr = 1;
    ns = isEmpty;
end else if(!read & write & almost_full) begin
  writeIncr = 1;
    ns = isFull;
end else if(read & !write) begin
  readIncr = 1;
    ns = isBetween;
end else if(!read & write) begin
  writeIncr = 1;
    ns = isBetween;
end else if(!read & write) begin
  writeIncr = 1;
    ns = isBetween;
                                                                             ns = isBetween;
end else begin
ns = isBetween;
                                                                    end
end
                                    isFull:
                                                                    begin
  writeIncr = 0;
                                                                            writeIncr = 0;
readIncr = 0;
empty = 0;
full = 1;
if(read & !write) begin
readIncr = 1;
ns = isBetween;
end else begin
ns = isFull;
end
                                                                  end
end
                            endcase
end
                            □
                           end
end
101
102
                     endmodule
```

#### 3.F) FIFO Control.sv (testbench)

#### 3.G) FIFO.sv (code)

## 3.H) FIFO.sv (testbench)

```
// FIFO_testbench tests both expected and unexpected situations. In this simulation, I tested if the FIFO can reach full // or empty properly, and if it outputs the proper 1-bit empty and full outputs or the 4-bit outputBus value.
  `timescale 1 ps / 1 ps
module FIFO_testbench();
        parameter depth = 4, width = 8;
       logic clk, reset;
logic read, write;
logic [width-1:0] inputBus;
logic resetState;
logic empty, full;
logic [width-1:0] outputBus;
       FIFO #(depth, width) dut (.*);
       parameter CLK_Period = 100;
       initial begin
    clk <= 1'b0;
    forever #(CLK_Period/2) clk <= ~clk;
end</pre>
ē
            initial begin
            repeat (15) begin
write <= 1;
write <= 0;
end
                                                                                 @(posedge clk);
@(posedge clk);
                                                                                 @(posedge clk);
@(posedge clk);
@(posedge clk);
@(posedge clk);
            repeat (15) begin
   read <= 1;
   read <= 0;
end</pre>
                                                                                 @(posedge clk);
@(posedge clk);
                                                                                 @(posedge clk);
@(posedge clk);
@(posedge clk);
       $stop;
end
   endmodule
```

### 3.I) DE1\_SoC.sv (code)

```
// Brian Dallaire
// 04/23/2021
// EE 371
// Lab #2, Task 3
                  // DE1_SOC takes a 1-bit input CLOCK_50, 4-bit input KEY, 10-bit input SW and returns the six, 7-bit outputs
// HEX5-HEX0 and 10-bit output LEDR. DE1_SOC combines all of the modules in Task 3 and uses HEX5-HEX0 to display
// the values of the read and write data and read and write addresses in hexadecimal values. A counter is implements
// to increment the read address. It also outputs the full and empty signals into LEDR[9] and LEDR[8], respectively.
9011213115167899012234256789012334567899442444444456555555555566664445644446467890552345566664
                 module DE1_SOC (HEXO, HEX1, HEX2, HEX3, HEX4, HEX5, KEY, SW, LEDR, CLOCK_50);
                         output logic [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5; input logic [3:0] KEY; input logic [9:0] SW; input logic CLOCK_50;
                          assign HEX3 = 7'b1111111;
assign HEX2 = 7'b1111111;
                          logic read, write;
logic full, empty;
logic reset;
logic [7:0] inputBus, outputBus;
                         assign reset = SW[9];
assign LEDR[9] = full;
assign LEDR[8] = empty;
                          // series_dffs has a 1-bit input CLOCK_50, SW[9], and 8-bit input SW[7:0] and ouptuts the 8-bit output
// inputBus. This ensures SW[7:0] outputs a clean signal and prevents metastability using two flip-flops in series
series_dffs #(.BITS(8)) cleanData (.clk(CLOCK_50), .reset(SW[9]), .raw(SW[7:0]), .clean(inputBus));
                          // input_buffer takes a 1-bit input CLOCK_50, SW[9], and KEY[3] and outputs the 1-bit output read.
// this ensures that the key press will only result in one clock cycle where read is true.
input_buffer readBuffer (.clk(CLOCK_50), .reset, .press(~KEY[3]), .out(read));
                           // input_buffer takes a 1-bit input CLOCK_50, SW[9], and KEY[2] and outputs the 1-bit output write. 
// this ensures that the key press will only result in one clock cycle where write is true. 
input_buffer writeBuffer (.clk(CLOCK_50), .reset, .press(~KEY[2]), .out(write));
                          // FIFO takes the 1-bit inputs clk, reset, read, and write and the variable-bit inputBus input and ouputs/
// the 1-bit outputs empty and full and the variable-bit output outputBus. This module is the core of this
// task, and represents both the 16x8 RAM and FIFO_Control modules.
FIFO f (.clk(CLOCK_50), .reset, .read, .write, .inputBus, .empty, .full, .outputBus);
                          // seg7hex takes the 4-bit input which is the last 4 bits of inputBus, and outputs
// the corresponding hexadecimal value to the 7-segment display HEX5
seg7hex inputBus_L (.bcd(inputBus[7:4]), .leds(HEX5));
                          // seg7hex takes the 4-bit input which is the first 4 bits of inputBus, and outputs
// the corresponding hexadecimal value to the 7-segment display HEX4
seg7hex inputBus_R (.bcd(inputBus[3:0]), .leds(HEX4));
                          // seg7hex takes the 4-bit input which is the last 4 bits of outputBus, and outputS
// the corresponding hexadecimal value to the 7-segment display HEX1
seg7hex outputBus_L (.bcd(outputBus[7:4]), .leds(HEX1));
                          // seg7hex takes the 4-bit input which is the first 4 bits of outputBus, and outputs // the corresponding hexadecimal value to the 7-segment display HEXQ seg7hex outputBus_R (.bcd(outputBus[3:0]), .leds(HEXO));
```

#### 3.J) DE1 SoC.sv (testbench)

```
// DE1_SOC_testbench tests the expected and unexpected situations of this task. For this simulation, 
// I tested what happens if I write into a lot of addresses, more than enough to make the FIFO full, 
// and tested if when full the FIFO will behave normally. Then, I read all of these values more than 
// enough times to see if the FIFO will behave normally when trying to read an empty FIFO.
      68
69
70
71
72
73
74
75
76
77
78
79
                             'timescale 1 ps / 1 ps
module DE1_SoC_testbench();
logic [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5;
logic [9:0] LEDR;
logic [3:0] KEY;
logic [9:0] SW;
                                           logic CLOCK_50;
                                          DE1_SOC dut (.HEX0, .HEX1, .HEX2, .HEX3, .HEX4, .HEX5, .KEY, .SW, .LEDR, .CLOCK_50);
                                          parameter CLOCK_PERIOD = 100;
initial begin
  CLOCK_50 <= 0;
  forever #(CLOCK_PERIOD/2) CLOCK_50 <= ~CLOCK_50; // Forever toggle the clock</pre>
       81
82
83
84
                        @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 1; @(posedge CLOCK_50);

<= 0; @(posedge CLOCK_50);

<= 1; @(
  85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
                         SW[9] <= 1;

SW[9] <= 0;

SW[7:0] <= 8'b00000000; KEY[3] <= 1; KEY[2]

SW[7:0] <= 8'b01101010; KEY[2]

KEY[2]
                                                                                                     SW[7:0] <= 8'b00011001;
                                                                                                                                                                                                                                                       KEY
                                                                                                     Sw[7:0] <= 8'b00011001;
                                                                                                     SW[7:0] <= 8'b11000001;
                                                                                                                                                                                                                                                       KEY
                                                                                                                                                                                                                                                      KEY
KEY
                                                                                                     SW[7:0] <= 8'b01111001;
                                                                                                                                                                                                                                                      KEY
                                                                                                     SW[7:0] <= 8'b01111000;
                                                                                                                                                                                                                                                       KEY
                                                                                                     SW[7:0] <= 8'b00010101;
                                                                                                                                                                                                                                                       KEY
                                                                                                    SW[7:0] <= 8'b11000001;
                                                                                                                                                                                                                                                       KEY
 104
105
106
                                                                                                                                                                                                                                                       KEY
                                                                                                     SW[7:0] <= 8'b01001001;
                                                                                                                                                                                                                                                       KEY
 107
108
109
                                                                                                     SW[7:0] <= 8'b01000010;
                                                                                                                                                                                                                                                      KEY
KEY
                                                                                                     SW[7:0] <= 8'b00101011;
                                                                                                                                                                                                                                                       KEY
 110
111
112
                                                                                                     SW[7:0] <= 8'b10100010;
                                                                                                                                                                                                                                                       KEY [
                                                                                                                                                                                                                                                       KEY
 113
114
115
116
117
                                                                                                     SW[7:0] <= 8'b00110101;
                                                                                                                                                                                                                                                       KEY
                                                                                                     SW[7:0] <= 8'b11001001;
                                                                                                                                                                                                                                                       KEY
                                                                                                     SW[7:0] <= 8'b11010111;
                                                                                                                                                                                                                                                       KEY
 118
119
120
                                                                                                                                                                                                                                                      KEY[
                                                                                                                                                                                                                                                     KEY[2]
KEY[2]
KEY[2]
KEY[2]
KEY[2]
KEY[2]
                                                                                                     SW[7:0] <= 8'b11100111;
 121
122
123
124
                                                                                                     SW[7:0] <= 8'b11111001;
                                                                                             SW[7:0] <= 8'b11111111;

SW[7:0] <= 8'b00000000;

repeat(18) begin

KEY[3] <= 0; @(posedge CLOCK_50);

KEY[3] <= 1; @(posedge CLOCK_50);
125
126
127
128
129
                                                 SW[9] <= 1;
SW[9] <= 0;
                                                                                                                                                                                                                                                                                     @(posedge CLOCK_50);
@(posedge CLOCK_50);
 130
131
132
133
134
135
                                                 $stop;
                          endmodule
```